Head of Systems & Performance Verification at Etched – San Jose
About Etched
Etched is building the world’s first AI inference chip purpose-built for transformers, delivering over 10x the performance of NVIDIA GPUs. But that’s just the beginning. Our broader vision is to completely rethink the chip development lifecycle for a post‑Moore world—enabling faster, more efficient custom silicon development than ever before. Backed by hundreds of millions from top investors, our team includes industry legends like Brian Loiler (who built products driving 80% of NVIDIA’s revenue), David Munday (who built Google’s TPU v1–v5 software and firmware stack), Mark Ross (former Cypress CTO), and Ajat Hukkoo (renowned Broadcom and Intel design exec). Etched is redefining the infrastructure layer for the fastest growing industry in history.
About the Role
We’re looking for a Head of Systems & Performance Verification to lead the front‑end digital verification of one of the most complex AI SoCs ever built. You’ll manage a team focused on pre‑silicon functional verification using UVM and other constrained‑random methodologies, ensuring complete coverage of system‑level interactions, performance features, and inter-chiplet behavior. This is a leadership role focused on building infrastructure, methodology, and execution to catch complex bugs at the RTL level—before they reach silicon. You’ll work cross‑functionally with RTL, architecture, firmware, and silicon validation teams to ensure robust first‑pass silicon.
Key responsibilities
You may be a good fit if you have
Strong candidates may also have experience with
Full medical, dental, and vision packages, with 100% of premium covered
Housing subsidy of $2,000 / month for those living within walking distance of the office
Daily lunch and dinner in our office
Relocation support for those moving to Cupertino
How we’re different
Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model‑specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single‑model ASICs.
We are a fully in‑person team in Cupertino, and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.
#J-18808-Ljbffr
Head Of Performance • San Jose, CA, United States