Talent.com
Principal Lab Validation Engineer
Principal Lab Validation EngineerAstera Labs • San Jose, CA, United States
No longer accepting applications
Principal Lab Validation Engineer

Principal Lab Validation Engineer

Astera Labs • San Jose, CA, United States
15 days ago
Job type
  • Full-time
Job description

Astera Labs (NASDAQ : ALAB)provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL, Ethernet, PCIe, and UALink semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at www.asteralabs.com .

As an Astera Labs Principal Lab Validation Engineer, you will take a hands-on role to find the root cause of any customer quality concerns and develop corrective actions. You will :

  • Directly root-cause failures to the circuit, package, firmware, or protocol-level interactions. Collaborate with design, validation, and system engineering teams as needed.
  • Modify device firmware to test out engineering theories leading to potential fixes or production screens.
  • Investigate failures such as link training issues, lane margining failures, eye closure, jitter sensitivity, protocol errors, and interoperability problems.
  • Debug retimer specific failures, including pass-through path issues, clock forwarding problems, equalization settings, and link bring-up reliability.
  • Analyze high speed link failures, including lane mapping, bifurcation errors, hot-plug issues, compliance test failures, and error propagation across multiple ports.
  • Use advanced lab instrumentation (BERT, high-bandwidth oscilloscopes, protocol analyzers, VNAs, TDR, spectrum analyzers) to characterize and isolate failures.
  • Develop and run stress tests and margining experiments to identify weak design or process corners.
  • Provide feedback on system-level integration challenges for retimers and PCIe switches (e.g., board layout, equalization tuning, firmware interactions).
  • Drive physical failure analysis to isolate and image defects using methods such as fault isolation, probing, de-processing, FIB, thermal / voltage stress testing.
  • Document debug findings, propose design / process / test improvements, and contribute to FA methodologies.
  • Participate in new product development process to ensure readiness for customer returns before products are launched. Collaborating in the development of evaluation hardware (boards and sockets, including FA friendly sockets) and scripts.
  • Minimum of a Bachelor’s in Electrical Engineering while a Master’s degree is preferred.
  • Minimum of 10 years relevant experience of which 5 years’ is hands-on mixed high-speed lab experience working with equipment such as protocol analyzers, BERT, real-time scopes, sampling scopes, TDR, and VNA.
  • Python programming.
  • Deep understanding of PCIe protocol (up through Gen6), retimer architecture, and SerDes signal integrity.
  • Hands-on experience debugging retimers (equalization tuning, pass-through mode, clocking, reset / link sequencing).
  • Hands-on experience debugging PCIe switches (lane bifurcation, hot-plug, multi-port link stability, compliance failures).
  • Strong background in NRZ / PAM4 architectures, investigating issues with jitter, CDR / PLL behavior, equalization (DFE, CTLE, FFE), crosstalk, and power integrity.
  • Experience in post-silicon validation and bring-up of high-speed PHYs or retimers.
  • Solid problem-solving and analytical skills with ability to narrow down complex multi-layer failures.
  • Strong written and verbal communication skills.

Preferred experience (ideal candidate has some of this, but OJT is also possible) :

  • C (not C++).
  • Experience with optics.
  • Experience with chip-level security and RAS features.
  • Understanding of system-level architecture for servers, storage, and AI / ML platforms where PCIe retimers / switches are deployed.
  • Based in Santa Clara, this position requires an in-person presence, offering a unique opportunity to impact our global operations directly.

    The base salary range is $203,000 USD - $230,000 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

    We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

    Apply for this job

    indicates a required field

    First Name

    Last Name

    Email

    Phone

    Resume / CV

    Enter manually

    Accepted file types : pdf, doc, docx, txt, rtf

    Enter manually

    Accepted file types : pdf, doc, docx, txt, rtf

    Education

    School Select...

    Degree

  • Select...
  • Select...

    LinkedIn Profile

    How many years of full-time experience do you have relevant to the role?

  • Select...
  • Are you legally authorized to work in the United States?

  • Select...
  • This role is required onsite, Please confirm you open to working onsite in San Jose, CA?

  • Select...
  • I have reviewed and consented to the privacy policies. Select...

    #J-18808-Ljbffr

    Create a job alert for this search

    Validation Engineer • San Jose, CA, United States

    Related jobs
    Verification and Validation Engineer / Senior V&V Engineer

    Verification and Validation Engineer / Senior V&V Engineer

    Bayside Solutions • San Mateo County, CA, United States
    Full-time +1
    Verification and Validation Engineer / Senior V&V Engineer.Conduct design verification and validation testing for product development activities. Support all technical aspects of the product and instr...Show more
    Last updated: 15 days ago • Promoted
    Hardware Validation Engineer

    Hardware Validation Engineer

    Supermicro • San Jose, CA, United States
    Full-time
    Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...Show more
    Last updated: 30+ days ago • Promoted
    System Validation Engineer

    System Validation Engineer

    Supermicro • San Jose, CA, United States
    Full-time
    Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...Show more
    Last updated: 30+ days ago • Promoted
    Verification Validation Engineer, Medical Device

    Verification Validation Engineer, Medical Device

    SciPro • San Francisco, CA, United States
    Full-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 15 days ago • Promoted
    Verification Validation Engineer, Medical Device (Hayward)

    Verification Validation Engineer, Medical Device (Hayward)

    SciPro • Hayward, CA, US
    Part-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 10 days ago • Promoted
    Validation Engineer, Cryogenic

    Validation Engineer, Cryogenic

    PsiQuantum • Milpitas, CA, United States
    Full-time
    Quantum computing holds the promise of humanity's mastery over the natural world, but only if we can build a.PsiQuantum is on a mission to build the first real, useful quantum computers, capable of...Show more
    Last updated: 30+ days ago • Promoted
    Validation Engineer (DDR4 / DDR5)

    Validation Engineer (DDR4 / DDR5)

    OSI Engineering • San Jose, CA, US
    Full-time
    Summary : A leading chip and silicon IP provider is seeking a highly skilled SPE Validation Engineer to join its Memory Interface Chip team. In this full-time hybrid role, you’ll work alongside some ...Show more
    Last updated: 30+ days ago • Promoted
    Verification Validation Engineer, Medical Device (San Francisco)

    Verification Validation Engineer, Medical Device (San Francisco)

    SciPro • San Francisco, CA, US
    Part-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 10 days ago • Promoted
    Verification Validation Engineer, Medical Device (San Jose)

    Verification Validation Engineer, Medical Device (San Jose)

    SciPro • San Jose, CA, US
    Part-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 10 days ago • Promoted
    Principal Lab Validation Engineer San Jose, CA

    Principal Lab Validation Engineer San Jose, CA

    Astera Labs Inc. • San Jose, CA, United States
    Full-time
    Astera Labs (NASDAQ : ALAB)provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, As...Show more
    Last updated: 14 days ago • Promoted
    Sr. Electro-Optical Systems Validation Engineer

    Sr. Electro-Optical Systems Validation Engineer

    PsiQuantum • Milpitas, CA, United States
    Full-time
    Quantum computing holds the promise of humanity's mastery over the natural world, but only if we can build a.PsiQuantum is on a mission to build the first real, useful quantum computers, capable of...Show more
    Last updated: 16 days ago • Promoted
    Principal Verification Engineer

    Principal Verification Engineer

    OSI Engineering • Menlo Park, CA, US
    Full-time
    A leading chip and silicon IP provider is seeking a talented Principal Verification Engineer to join its Memory Interconnect Design team. In this full-time hybrid role, you’ll work alongside world-c...Show more
    Last updated: 30+ days ago • Promoted
    Senior Validation Engineer

    Senior Validation Engineer

    Servsys Corporation • Newark, CA, US
    Full-time
    Get AI-powered advice on this job and more exclusive features.Direct message the job poster from Servsys Corporation.Responsibilities include working on secure boot, secure update, and security fea...Show more
    Last updated: 9 hours ago • Promoted • New!
    Lead Engineer, Systems Verification & Validation - Autonomy

    Lead Engineer, Systems Verification & Validation - Autonomy

    Serve Robotics • Redwood City, CA, United States
    Full-time
    At Serve Robotics, we’re reimagining how things move in cities.Our personable sidewalk robot is our vision for the future. It’s designed to take deliveries away from congested streets, make deliveri...Show more
    Last updated: 11 days ago • Promoted
    Verification and Validation Engineer / Senior V&V Engineer (Santa Clara)

    Verification and Validation Engineer / Senior V&V Engineer (Santa Clara)

    Bayside Solutions • Santa Clara, CA, US
    Full-time +2
    Verification and Validation Engineer / Senior V&V Engineer.Conduct design verification and validation testing for product development activities. Support all technical aspects of the product and instr...Show more
    Last updated: 10 days ago • Promoted
    Verification and Validation Engineer / Senior V&V Engineer (San Mateo County)

    Verification and Validation Engineer / Senior V&V Engineer (San Mateo County)

    Bayside Solutions • San Mateo County, CA, US
    Full-time +2
    Verification and Validation Engineer / Senior V&V Engineer.Conduct design verification and validation testing for product development activities. Support all technical aspects of the product and instr...Show more
    Last updated: 10 days ago • Promoted
    Verification Validation Engineer, Medical Device (Fremont)

    Verification Validation Engineer, Medical Device (Fremont)

    SciPro • Fremont, CA, US
    Part-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 10 days ago • Promoted
    Verification Validation Engineer, Medical Device (San Francisco Bay Area)

    Verification Validation Engineer, Medical Device (San Francisco Bay Area)

    SciPro • San Francisco Bay Area, US
    Part-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Validation : .P...Show more
    Last updated: 10 days ago • Promoted
    Senior Validation Engineering Manager

    Senior Validation Engineering Manager

    OSI Engineering • San Jose, CA, US
    Full-time
    Senior Validation Engineering Manager A leading chip and silicon IP provider is looking to hire a Validation Manager to join its Memory Interface Chip business unit. In this full-time role, you’ll c...Show more
    Last updated: 30+ days ago • Promoted
    Sr Principal Engineer Quality

    Sr Principal Engineer Quality

    Northrop Grumman • Sunnyvale, CA, US
    Full-time
    RELOCATION ASSISTANCE : Relocation assistance may be available.At Northrop Grumman, our employees have incredible opportunities to work on revolutionary systems that impact people's lives around th...Show more
    Last updated: 3 days ago • Promoted