Principal Verification Engineer – OSI Engineering
A leading chip and silicon IP provider is seeking a talented Principal Verification Engineer to join its Memory Interconnect Design team. In this full‑time hybrid role you will work alongside world‑class engineers to develop advanced technologies that make data faster and more secure.
As a key technical leader, you will define and execute verification strategies across multiple product lines and global sites, ensuring robust, production‑ready silicon.
Responsibilities
- Technical lead for full‑chip and block‑level verification
- Define verification plans in coordination with architects, logic, and mixed‑signal designers
- Implement testbenches, monitors, and scoreboards using UVM methodology
- Achieve functional and code coverage goals to ensure quality and completeness
- Support silicon bring‑up, lab testing, and debug in partnership with the system team
- Contribute to the development of verification flows, tools, and methodology
- Mentor and guide junior engineers within the team
Requirements
Proficient in SystemVerilog or Verilog with significant UVM experienceStrong experience with standard ASIC verification flow / software toolsSimulation tools : Synopsys VCS, Cadence XceliumCoverage & Analysis : Cadence IMC (Incisive Metrics Center)Experience scripting in Linux / Unix environmentsDesirable : verification of DDR memory interfacesDesirable : experience with analog / mixed‑signal productsDesirable : SVA (System / Verilog Assertions)Desirable : Jenkins (CI / CD integration)Demonstrated ability to lead and drive complex technical solutionsStrong commitment to work in cross‑functional and globally dispersed teamsMS in EE with 10+ years, OR PhD in EE with 7+ years of verification experienceLocation
San Jose, CA; Agoura Hills, CA; Morrisville, NC; Johns Creek, GA (hybrid)
Employment Type
Full‑time
Salary Range
$170,000 – $196,000 (DOE)
Additional Information
No 3rd party agencies or C2C
#J-18808-Ljbffr