Talent.com
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Cornelis Networks, Inc.San Jose, CA, United States
6 days ago
Job type
  • Full-time
Job description

Cornelis Networks delivers the world’s highest performance scale-out networking solutions for AI and HPC datacenters. Our differentiated architecture seamlessly integrates hardware, software and system level technologies to maximize the efficiency of GPU, CPU and accelerator-based compute clusters at any scale. Our solutions drive breakthroughs in AI & HPC workloads, empowering our customers to push the boundaries of innovation. Backed by top-tier venture capital and strategic investors, we are committed to innovation, performance and scalability - solving the world’s most demanding computational challenges with our next-generation networking solutions.

We are a fast-growing, forward-thinking team of architects, engineers, and business professionals with a proven track record of building successful products and companies. As a global organization, our team spans multiple U.S. states and six countries, and we continue to expand with exceptional talent in onsite, hybrid, and fully remote roles.

Cornelis Networks is hiring talented Sr. ASIC Design Engineers with deep experience in one or more of the key areas required to build the world-class SoCs to be deployed in high performance computing, high performance data analytics, and artificial intelligence interconnect solutions. A good candidate will have 15+ years of ASIC design experience, with 10+ years of relevant experience in networking hardware design, proven expertise in 50G, 100G, 400G Ethernet MAC / PCS protocols, TCP / IP, RDMA / RoCE, IPSec. and their application in high-speed data processing / networking.

Key Responsibilities :

  • Design and implement advanced Ethernet protocols for next-generation Ethernet switch ASICs, focusing on RTL development.
  • Develop microarchitecture specifications for Ethernet protocol blocks.
  • Implement Ethernet protocols such asPriority Flow Control,TCP, UDP, RoCEv2, VLAN, ECMP, DCQCN, ECN, and Security in Transmit and Receive pipelines using Verilog / System Verilog.
  • Collaborate with verification engineers to create block- and system-level test plans to ensure comprehensive design coverage.
  • Define timing constraints for RTL blocks and work with Physical Design engineers tooptimizetiming closure.
  • Support post-silicon validation, collaborating with hardware, firmware, and software teams to debug and resolve ASIC issues.
  • Contribute to performance optimization and power-aware design strategies for Ethernet subsystems.

Minimum Qualifications :

  • B.S. or M.S. degree in Computer Engineering, Electrical Engineering, or related field.
  • 10+ years ofindustryexperience in digital design withproficiencyin Verilog and System Verilog.
  • Experience in RTL design for Ethernet protocols relevant to adapters and switches.
  • Familiarity with timing closure and modern physical design methodologies.
  • Proven ability in system-level debug and root cause analysis of technical issues.
  • Strong verbal and written communication skills.
  • Preferred Qualifications :

  • Deep knowledge of Ethernet architecture and networking protocols (L2 / L3 / L4 layers).
  • Prior experience with Ethernet MAC integration and development of L2 / L3 / L4 protocols for ASICs, including system debug.
  • Expertisein multiple clock domain designs and asynchronous interfaces.
  • 10+ years of experience with scripting languages such as TCL, Python, or Perl.
  • Familiarity with EDA tools like Design Compiler, Spyglass, orPrimeTime.
  • Location : This is a remote position for employees residing within the United States.

    We offer a competitive compensation package that includes equity, cash, and incentives, along with health and retirement benefits. Our dynamic, flexible work environment provides the opportunity to collaborate with some of the most influential names in the semiconductor industry.

    At Cornelis Networks your base salary is only one component of your comprehensive total rewards package. Your base pay will be determined by factors such as your skills, qualifications, experience, and location relative to the hiring range for the position. Depending on your role, you may also be eligible for performance-based incentives, including an annual bonus or sales incentives.

    In addition to your base pay, you’ll have access to a broad range of benefits, including medical, dental, and vision coverage, as well as disability and life insurance, a dependent care flexible spending account, accidental injury insurance, and pet insurance. We also offer generous paid holidays, 401(k) with company match, and Open Time Off (OTO) for regular full-time exempt employees. Other paid time off benefits include sick time, bonding leave, and pregnancy disability leave.

    Cornelis Networks does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. Cornelis Networks is an equal opportunity employer, and all qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity or expression, pregnancy, age, national origin, disability status, genetic information, protected veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

    #J-18808-Ljbffr

    Create a job alert for this search

    Asic Design Engineer • San Jose, CA, United States

    Related jobs
    • Promoted
    Senior Design Engineer – Coherent Interconnect

    Senior Design Engineer – Coherent Interconnect

    Tachyum Inc.Santa Clara, CA, United States
    Full-time
    Working with a small team to implement, debug, and verify a high-performance coherence management system.Build the infrastructure to support integrity testing and debug on emulation system.Requires...Show moreLast updated: 7 days ago
    • Promoted
    High Speed Analog / Mixed-Signal IC Design Engineer

    High Speed Analog / Mixed-Signal IC Design Engineer

    Apple Inc.Cupertino, CA, United States
    Full-time
    High Speed Analog / Mixed-Signal IC Design Engineer.Cupertino, California, United States Hardware.In this role, you will leverage your expertise to develop cutting-edge circuits and architectures for...Show moreLast updated: 30+ days ago
    • Promoted
    Manager, ASIC Design

    Manager, ASIC Design

    Meta PlatformsSunnyvale, CA, US
    Full-time
    Meta is hiring an Asic Design Manager within our Infrastructure organization to support the Front-End Design function.We are seeking a technical manager who is a consensus-driven leader, with demon...Show moreLast updated: 7 days ago
    • Promoted
    Senior Mixed Signal Design Engineer

    Senior Mixed Signal Design Engineer

    NVIDIA CorporationSanta Clara, CA, United States
    Full-time
    Senior Mixed Signal Design Engineer (Finance).NVIDIA has continuously reinvented itself over two decades.Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined moder...Show moreLast updated: 30+ days ago
    Principal ASIC Design Engineer

    Principal ASIC Design Engineer

    Synaptics Inc.San Jose, CA, US
    Full-time
    Synaptics is leading the charge in AI at the Edge, bringing AI closer to end users and transforming how we engage with intelligent connected devices, whether at home, at work, or on the move.As the...Show moreLast updated: 22 days ago
    • Promoted
    Analog / Mixed-Signal IC Design Engineer

    Analog / Mixed-Signal IC Design Engineer

    Ipro Networks Pte. Ltd.Santa Clara, CA, United States
    Full-time
    Analog / Mixed-Signal IC Design Engineer.Santa Clara, CA | RTO 5 Days Required.Show moreLast updated: 13 days ago
    • Promoted
    Ethernet ASIC Design Engineer

    Ethernet ASIC Design Engineer

    Cornelis Networks, Inc.San Jose, CA, United States
    Full-time
    Cornelis Networks delivers the world’s highest performance scale-out networking solutions for AI and HPC datacenters.Our differentiated architecture seamlessly integrates hardware, software and sys...Show moreLast updated: 19 days ago
    • Promoted
    Manager, ASIC Design Sunnyvale, CA +1 locations • Infrastructure • Engineering +2 more Infrastr[...]

    Manager, ASIC Design Sunnyvale, CA +1 locations • Infrastructure • Engineering +2 more Infrastr[...]

    MetaSunnyvale, CA, United States
    Full-time
    Manager, ASIC DesignMeta is hiring an ASIC Design Manager within our Infrastructure organization to support the Front-End Design function. We are seeking a technical manager who is a consensus-drive...Show moreLast updated: 5 days ago
    Senior ASIC Design Verification Engineer

    Senior ASIC Design Verification Engineer

    PersimmonsSan Jose, CA, US
    Full-time
    Quick Apply
    Persimmons is building the infrastructure that will power the next decade of AI.Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’r...Show moreLast updated: 30+ days ago
    • Promoted
    ASIC Engineer, Design Sunnyvale, CA +1 locations • Infrastructure • Design +2 more Infrastructu[...]

    ASIC Engineer, Design Sunnyvale, CA +1 locations • Infrastructure • Design +2 more Infrastructu[...]

    MetaSunnyvale, CA, United States
    Full-time
    Meta is hiring ASIC Design Engineers within our Infrastructure organization to build cutting edge ASICs in fields such as machine learning, network acceleration and video transcoding.We are looking...Show moreLast updated: 30+ days ago
    • Promoted
    Senior Forward Deployed Engineer, Enterprise Application

    Senior Forward Deployed Engineer, Enterprise Application

    Scale AI, Inc.San Francisco, CA, United States
    Full-time
    Scale GP (Scale Generative AI Platform) is an enterprise-grade AI platform providing APIs for knowledge retrieval, inference, evaluation, and more. We are looking for a full-stack engineer to help b...Show moreLast updated: 24 days ago
    • Promoted
    Senior Software Engineer, Enterprise GenAI

    Senior Software Engineer, Enterprise GenAI

    Scale AI, Inc.San Francisco, CA, United States
    Full-time
    Scale GP (Scale Generative AI Platform) is an enterprise-grade Generative AI platform that provides APIs for knowledge retrieval, inference, evaluation, and more. We are looking for a strong enginee...Show moreLast updated: 30+ days ago
    • Promoted
    Senior Electronics Design Engineer

    Senior Electronics Design Engineer

    AmperesandSan Francisco, CA, United States
    Full-time
    Amperesand is disrupting industrial power with the first commercialized Solid State Transformer (SST) systems.The SSTs are much more than a transformer replacement, enabling numerous advanced featu...Show moreLast updated: 30+ days ago
    • Promoted
    Senior ASIC Design Engineer

    Senior ASIC Design Engineer

    Cornelis Networks, Inc.San Jose, CA, United States
    Full-time
    Cornelis Networks delivers the world’s highest performance scale-out networking solutions for AI and HPC datacenters.Our differentiated architecture seamlessly integrates hardware, software and sys...Show moreLast updated: 6 days ago
    • Promoted
    Senior ASIC Design Engineer – Clocks IP

    Senior ASIC Design Engineer – Clocks IP

    NVIDIA CorporationSanta Clara, CA, United States
    Full-time
    NVIDIA has continuously reinvented itself over two decades.Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parall...Show moreLast updated: 7 days ago
    • Promoted
    Senior Software Engineer, Full-Stack - Enterprise Gen AI

    Senior Software Engineer, Full-Stack - Enterprise Gen AI

    Scale AI, Inc.San Francisco, CA, United States
    Full-time
    Senior Software Engineer, Full-Stack - Enterprise Gen AI.Scale GP (Scale Generative AI Platform) is an enterprise-grade AI platform providing APIs for knowledge retrieval, inference, evaluation, an...Show moreLast updated: 30+ days ago
    • Promoted
    Senior ASIC Design Engineer (eInfochips Inc)

    Senior ASIC Design Engineer (eInfochips Inc)

    Arrow Electronics Australia Pty LtdSan Jose, CA, United States
    Full-time
    Map multi-million gate SoC designs onto prototyping platforms, creating design partitions, FPGA builds, and testbenches to simulate FPGA components. Establish prototyping systems in the lab and cont...Show moreLast updated: 20 days ago
    • Promoted
    ASIC Design Engineer

    ASIC Design Engineer

    Apple Inc.Santa Clara, CA, United States
    Full-time
    Santa Clara, California, United States Hardware.The ideal candidate will have experience in ASIC design with : - Architecture research and / or development of memory or highly interconnected system arc...Show moreLast updated: 30+ days ago
    • Promoted
    Senior ASIC Physical Design Engineer, Netlisting

    Senior ASIC Physical Design Engineer, Netlisting

    NVIDIA CorporationSanta Clara, CA, United States
    Full-time
    NVIDIA has continuously reinvented itself over two decades.Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parall...Show moreLast updated: 2 days ago
    • Promoted
    Staff ASIC Design Verification Engineer, Platforms and Devices

    Staff ASIC Design Verification Engineer, Platforms and Devices

    Google Inc.Mountain View, CA, United States
    Full-time
    Staff ASIC Design Verification Engineer, Platforms and Devices.Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical exper...Show moreLast updated: 1 day ago