Talent.com
Design Verification Engineer

Design Verification Engineer

QuEST GlobalPalo Alto, CA, United States
15 hours ago
Job type
  • Full-time
Job description

Analog Front-End Engineer

Quest Global delivers world-class end-to-end engineering solutions by leveraging our deep industry knowledge and digital expertise. By bringing together technologies and industries, alongside the contributions of diverse individuals and their areas of expertise, we are able to solve problems better, faster. This multi-dimensional approach enables us to solve the most critical and large-scale challenges across the aerospace & defense, automotive, energy, hi-tech, healthcare, medical devices, rail and semiconductor industries.

We are looking for humble geniuses, who believe that engineering has the potential to make the impossible possible; innovators, who are not only inspired by technology and innovation, but also perpetually driven to design, develop, and test as a trusted partner for Fortune 500 customers. As a team of remarkably diverse engineers, we recognize that what we are really engineering is a brighter future for us all. If you want to contribute to meaningful work and be part of an organization that truly believes when you win, we all win, and when you fail, we all learn, then we're eager to hear from you.

The achievers and courageous challenge-crushers we seek, have the following characteristics and skills :

Design analog front-end circuits, ADCs / DACs, comparators, and charge-domain memory circuits supporting 48b MACs per cell.

Model and simulate analog / mixed-signal circuits for noise, reliability, mismatch, and variation-aware robustness under workload stress. Develop and verify mixed-signal interfaces between analog compute arrays and digital controllers, including timing and calibration logic.

Implement fault correction schemes such as ECC, BIST, and redundancy logic for multi-bit precision memory-CIM arrays.

Integrate analog circuits into digital layout flow, ensuring compatibility across multiple voltage and clock domains.

Collaborate with digital design teams on interface definitions and with layout teams for floorplan, power grid, and isolation strategies.

Contribute to tapeout execution : DRC / LVS signoff, corner simulation, test mode planning, and silicon debug hooks.

8+ years of production-level analog / mixed-signal IC design, including experience in embedded memory, compute-in-memory, or high-precision sensor front ends.

Deep expertise in ADC / DAC design (SAR, pipelined, current-steering) and analog compute blocks (capacitive MACs, charge integrators).

Strong understanding of multi-voltage and multi-clock domain integration, including domain isolation, level shifting, and interface timing closure.

Demonstrated experience in analog / digital co-design with mixed-signal floorplanning and layout coordination. Familiarity with ECC, redundancy logic, and self-test / BIST for analog memory arrays.

Tools : Cadence Virtuoso, Spectre, Verilog-AMS, Synopsys CustomSim, Calibre, mixed-signal simulation environments.

Experience with advanced process nodes including 22nm / 18nm FDSOI and 12nm FinFET is a strong plus.

Pay Range : $160,000 - $180,000 a year

Compensation decisions are made based on factors including experience, skills, education, and other job-related factors, in accordance with our internal pay structure. We also offer a comprehensive benefits package, including health insurance, paid time off, and retirement plan.

This role is considered an on-site position located in Palo Alto, CA.

Due to the nature of the work, no travel is required.

Job Type : Full-time

Benefits :
  • 401(k)
  • Dental insurance
  • Health insurance
  • Life insurance
  • Paid time off
  • Referral program
  • Vision insurance
  • Short / Long Term Disability
  • AMS simulation exp.

    RNM modelling development

    Good knowledge of ADC / DAC

    Self starter and ability to bring up design from scratch.

    Work in fast pace environment and work with Global team.

    Create a job alert for this search

    Design Verification Engineer • Palo Alto, CA, United States

    Related jobs
    • Promoted
    Senior Design Verification Engineer

    Senior Design Verification Engineer

    Mirafra TechnologiesSan Jose, CA, US
    Full-time
    Job Requirements are as below : .Architect block and full-chip verification environments using HVLs and constrained random. SOCs with embedded CPUs and mixed signal interfaces.Requires UVM, System Ver...Show moreLast updated: 2 days ago
    • Promoted
    • New!
    Design Verification Engineer

    Design Verification Engineer

    IntelliswiftMenlo Park, CA, United States
    Full-time
    Testbench development - System Verilog UVM and C tests.Integration / development of C tests / APIs and SW build flow.Integration / development of UVM mailboxes and HW / SW communication components.Integrat...Show moreLast updated: 15 hours ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    BayoneSan Jose, CA, United States
    Full-time
    We have 1 opening in Austin and another opening in either San Jose or San Diego.NO H1B or anyone that will need a H1B Sponsorship. Open to 1099 or C2C, but candidate must be a direct 1 : 1 with your f...Show moreLast updated: 5 days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    Kasmo GlobalMilpitas, CA, United States
    Full-time
    Title : Design Verification Engineer.Define and implement IP / SoC verification plans, build verification test benches to enable IP / sub-system / SoC level verification. Develop functional tests based on ...Show moreLast updated: 5 days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    BaiduSunnyvale, CA, United States
    Full-time
    Do you want to be part of the AI revolution? Do you want to think out of the box, thriving on challenges in AI industry and have the desire to solve them? Do you want to work with a world-class tea...Show moreLast updated: 30+ days ago
    • Promoted
    Verification and Validation Engineer / Senior V&V Engineer

    Verification and Validation Engineer / Senior V&V Engineer

    Bayside SolutionsSan Mateo County, CA, US
    Full-time +1
    Verification and Validation Engineer / Senior V&V Engineer.Conduct design verification and validation testing for product development activities. Support all technical aspects of the product and i...Show moreLast updated: 30+ days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    Mythic, Inc.Palo Alto, CA, United States
    Full-time
    We’re hiring experienced Design Verification Engineers from junior to senior levels to play a key role in developing and verifying the designs that will bring our next-generation AI processors to l...Show moreLast updated: 30+ days ago
    • Promoted
    Staff Quality Engineer, Design Quality

    Staff Quality Engineer, Design Quality

    Calyxo, Inc.Pleasanton, CA, United States
    Full-time
    The company was founded in 2016 to address the profound need for improved kidney stone treatment.Kidney stone disease is a common, painful condition that consumes vast amounts of healthcare resourc...Show moreLast updated: 8 days ago
    • Promoted
    Senior Quality R&D Design Engineer, Med Device, Design Controls

    Senior Quality R&D Design Engineer, Med Device, Design Controls

    Eliassen GroupRedwood City, CA, US
    Temporary
    Senior Quality R&D Design Engineer - Design Controls, Risk Management.BUSINESS PROBLEM, CONTEXT & INITIATIVE DESCRIPTION. Our client is a privately held medical device company based in North...Show moreLast updated: 4 days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    AppleCupertino, CA, United States
    Full-time
    Does making the next great technology product excite you? Imagine what you could do here.At Apple, our new ideas have a way of becoming great products, services, and customer experiences very quick...Show moreLast updated: 5 days ago
    • Promoted
    • New!
    Design Verification Engineer

    Design Verification Engineer

    Capgemini EngineeringSanta Clara, CA, United States
    Full-time
    Get AI-powered advice on this job and more exclusive features.Direct message the job poster from Capgemini Engineering.About the Job You're Considering. Join a collaborative and forward-thinking tea...Show moreLast updated: 15 hours ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    NextgentechincSan Jose, CA, United States
    Full-time +1
    Design Verification Engineer in San Jose, CA : .Job Duration : 40 Hours / Week, Permanent position, Full time.Collaborate with design and development teams to understand product requirements and speci...Show moreLast updated: 30+ days ago
    • Promoted
    Senior Design Verification Engineer

    Senior Design Verification Engineer

    quadric.ioBurlingame, CA, United States
    Full-time
    Quadric has created an innovative general purpose neural processing unit (GPNPU) architecture.Quadric's co-optimized software and hardware is targeted to run neural network (NN) inference workloads...Show moreLast updated: 5 days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    Tekfortune IncSan Francisco, CA, United States
    Permanent
    Tekfortune is a fast-growing consulting firm specialized in permanent, contract & project-based staffing services for world's leading organizations in a broad range of industries.In this quickly ch...Show moreLast updated: 30+ days ago
    • Promoted
    Senior FPGA Verification Engineer

    Senior FPGA Verification Engineer

    Planet Labs PBCSan Francisco, CA, United States
    Full-time
    We believe in using space to help life on Earth.Planet designs, builds, and operates the largest constellation of imaging satellites in history. This constellation delivers an unprecedented dataset ...Show moreLast updated: 30+ days ago
    • Promoted
    Verification Validation Engineer, Medical Device

    Verification Validation Engineer, Medical Device

    SciProAlameda, CA, US
    Full-time
    This is not a software role • • •.The focus will be mechanical / medical device testing and V&V protocols through simulated use studies in partnership with surgeons. Design Verification & Valid...Show moreLast updated: 30+ days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    OpenAISan Francisco, CA, United States
    Full-time
    OpenAI’s Hardware organization develops silicon and system-level solutions designed for the unique demands of advanced AI workloads. The team is responsible for building the next generation of AI-na...Show moreLast updated: 8 days ago
    • Promoted
    Design Verification Engineer

    Design Verification Engineer

    EDA CAREERS, (Technology Futures Inc).San Francisco, California, US
    Full-time
    Get AI-powered advice on this job and more exclusive features.Interested in this role You can find all the relevant information in the description below. Direct message the job poster from EDA CAREE...Show moreLast updated: 1 day ago