- Search jobs
- Palm Bay, FL
- qa engineer
Qa engineer Jobs in Palm Bay, FL
Create a job alert for this search
Qa engineer • palm bay fl
Design Verification Engineer
AppleMelbourne, FL, United StatesTest Engineer
LatitudeMelbourne, Florida, United StatesMiddleware Software Engineer
SymmetrioMelbourne, Florida, United StatesSenior Devops Engineer
SsgMelbourne, Florida, United StatesQuality Engineer
Mack TechnologiesMelbourne, Florida, USLead Engineer - Wastewater
HR GreenMelbourne, FL, Melbourne, FL, USQA Engineer
Apex SystemsMelbourne, FLQA Automation EngineerGravity IT Resources
Gravity IT ResourcesMorrisville, FloridaMechanical Engineer
KalogonMelbourne, FL, USMechanical Engineer
TSS SolutionsWest Melbourne, FL, USAProject Engineer
Jr. Davis Construction Company, Inc.Melbourne, FL, USQA Engineer
Robotics technology LLCMelbourne, FL, United States of AmericaSoftware Engineer Embedded
ConfidentialMelbourne, Florida, United States2026 Associate Electronics Engineer / Electronics Engineer
Northrop GrummanMelbourne, FL, USMicrosoft Infrastructure Engineer
EnscoMelbourne, Florida, United States- Promoted
Lead, Systems Engineer (Cost Engineer - TruePlanning))
L3Harris TechnologiesMALABAR, Florida, United StatesSoftware Test Engineer
Cortina SolutionsMelbourne, Florida, United States- Promoted
Quality Engineer II
Leonardo DRSMelbourne, FL, United StatesPCB Test Engineer (copy)
Latitude IncMelbourne, Florida, United States, 32901- forensic pathologist (from $ 328,151 to $ 338,822 year)
- product owner (from $ 115,000 to $ 238,000 year)
- database architect (from $ 126,750 to $ 237,500 year)
- fashion design (from $ 52,650 to $ 230,700 year)
- forensic engineer (from $ 192,200 to $ 227,700 year)
- software architect (from $ 140,000 to $ 227,700 year)
- data architect (from $ 146,263 to $ 226,000 year)
- vp engineering (from $ 180,000 to $ 225,000 year)
- verification engineer (from $ 153,813 to $ 224,450 year)
- fpga design engineer (from $ 145,000 to $ 224,450 year)
- Seattle, WA (from $ 97,500 to $ 167,500 year)
- San Jose, CA (from $ 98,855 to $ 165,000 year)
- San Francisco, CA (from $ 100,000 to $ 160,875 year)
- New York, NY (from $ 95,000 to $ 145,393 year)
- Boston, MA (from $ 100,643 to $ 145,000 year)
- Los Angeles, CA (from $ 92,471 to $ 143,520 year)
- Phoenix, AZ (from $ 91,250 to $ 143,520 year)
- Orange, CA (from $ 95,000 to $ 138,832 year)
- Chicago, IL (from $ 95,000 to $ 136,500 year)
- Atlanta, GA (from $ 93,850 to $ 136,500 year)
The average salary range is between $ 87,500 and $ 133,052 year , with the average salary hovering around $ 102,477 year .
Related searches
Design Verification Engineer
AppleMelbourne, FL, United States- Full-time
At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers daily.
This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to : establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
- Description
- Minimum Qualifications
- BS degree in technical subject area and a minimum 10 years relevant industry experience.
- Preferred Qualifications
- Deep knowledge of OOP, SystemVerilog and UVM
- Deep knowledge in developing scalable and portable test-benches
- Strong experience with verification methodologies and tools such as simulators, waveform viewers, Build and run automation, coverage collection, gate level simulations
- Working experience using LLMs for efficiency and quality
- Experience with power-aware (UPF) or similar verification methodology
- Excellent knowledge of one of the scripting languages such as Python, Perl, TCL
- Experience with serial protocols such as PCIe or USB, parallel protocol such as DDR is a plus but not required
- Knowledge of formal verification methodology is a plus but not required
- Knowledge of emulation for verification technologies is a plus but not required
In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. A mindset to break the design is highly desirable.
Furthermore, you will develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling features, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https : / / www.eeoc.gov / sites / default / files / 2023-06 / 22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .